Abstract: | For a carrier phase positioning receiver, phase lock loop (PLL) performance is of critical importance due to the fact that the carrier phase measurements, used for determining the final positioning solution, originate from the PLL. The performance of the PLL dictates the quality of these measurements and eventually, that of the positioning solution. Total phase jitter has been identified as the metric of a PLL’s performance and needs to be reduced to improve the quality of these measurements. Use of an adaptive bandwidth (BLa) architecture is a widely accepted approach to reduce this jitter, but is associated with increased processing complexity. This paper proposes the novel concept of the Projected Bandwidth (BLp) architecture which offers similar advantages but with reduced complexity. However, this is achieved at the cost of slight degradations in jitter reductions compared to a BLa architecture. It is shown using theoretical analysis that the use of a BLp architecture does not degrade the improvements by more than 3.7% of those offered by a BLa architecture. It is also shown that for Carrier-to-Noise- and Interference-Ratio (CNIR) more than 40dB-Hz, the BLp architecture offers the same amount of jitter reduction as a BLa architecture. This paper also discusses implementation issues and presents simulation results. It is shown that by using BLp, total phase jitter reduction of more than 25% can be achieved. |
Published in: |
Proceedings of IEEE/ION PLANS 2010 May 4 - 6, 2010 Renaissance Esmeralda Resort & Spa Indian Wells, CA |
Pages: | 1147 - 1153 |
Cite this article: | Khan, F.A., Dempster, A.G., Rizos, C., "Projected Bandwidth Loop - An Alternative to Adaptive Bandwidth Loops with Reduced Complexity," Proceedings of IEEE/ION PLANS 2010, Indian Wells, CA, May 2010, pp. 1147-1153. https://doi.org/10.1109/PLANS.2010.5507233 |
Full Paper: |
ION Members/Non-Members: 1 Download Credit
Sign In |